Personnaliser

OK
Rakuten - Achat et vente en ligne de produits neufs et d'occasionRakuten group
ClubR
Euro

Mettre en vente

Person

Se connecter

Heart
Cart
Rakuten - Achat et vente en ligne de produits neufs et d'occasionRakuten group
ClubR
Person

Se connecter

Cart

Customizable Computing - Chen, Yu-Ting

Note : 0

0 avis
  • Soyez le premier à donner un avis

Vous en avez un à vendre ?

Vendez-le-vôtre

46,30 €

Produit Neuf

  • Ou 11,58 € /mois

    • Livraison à 0,01 €
    • Livré entre le 7 et le 14 avril
    Voir les modes de livraison

    RiaChristie

    PRO Vendeur favori

    4,9/5 sur + de 1 000 ventes

    Brand new, In English, Fast shipping from London, UK; Tout neuf, en anglais, expédition rapide depuis Londres, Royaume-Uni;ria9783031006203_dbm

    Publicité
     
    Vous avez choisi le retrait chez le vendeur à
    • Payez directement sur Rakuten (CB, PayPal, 4xCB...)
    • Récupérez le produit directement chez le vendeur
    • Rakuten vous rembourse en cas de problème

    Gratuit et sans engagement

    Félicitations !

    Nous sommes heureux de vous compter parmi nos membres du Club Rakuten !

    En savoir plus

    Retour

    Horaires

        Note :


        Avis sur Customizable Computing Format Broché  - Livre Littérature Générale

        Note : 0 0 avis sur Customizable Computing Format Broché  - Livre Littérature Générale

        Les avis publiés font l'objet d'un contrôle automatisé de Rakuten.


        Présentation Customizable Computing Format Broché

         - Livre Littérature Générale

        Livre Littérature Générale - Chen, Yu-Ting - 01/07/2015 - Broché - Langue : Anglais

        . .

      • Auteur(s) : Chen, Yu-Ting - Cong, Jason - Xiao, Bingjun - Reinman, Glenn - Gill, Michael
      • Editeur : Springer International Publishing
      • Langue : Anglais
      • Parution : 01/07/2015
      • Format : Moyen, de 350g à 1kg
      • Nombre de pages : 120
      • Expédition : 241
      • Dimensions : 23.5 x 19.1 x 0.7
      • ISBN : 9783031006203



      • Résumé :
        Since the end of Dennard scaling in the early 2000s, improving the energy efficiency of computation has been the main concern of the research community and industry. The large energy efficiency gap between general-purpose processors and application-specific integrated circuits (ASICs) motivates the exploration of customizable architectures, where one can adapt the architecture to the workload. In this Synthesis lecture, we present an overview and introduction of the recent developments on energy-efficient customizable architectures, including customizable cores and accelerators, on-chip memory customization, and interconnect optimization. In addition to a discussion of the general techniques and classification of different approaches used in each area, we also highlight and illustrate some of the most successful design examples in each category and discuss their impact on performance and energy efficiency. We hope that this work captures the state-of-the-art research and development oncustomizable architectures and serves as a useful reference basis for further research, design, and implementation for large-scale deployment in future computing systems.

        Biographie:
        Yu-Ting Chen is a Ph.D. candidate in the Computer Science Department at the University of California, Los Angeles. He received a B.S. degree in computer science, a B.A. degree in economics, and an M.S. degree in computer science from National Tsing Hua University, HsinTsu, Taiwan, R.O.C., in 2005 and 2007, respectively. He worked at TSMC as a summer intern in 2005 and at Intel Labs as a summer intern in 2013. His research interests include computer architecture, cluster computing, and bioinformatics in DNA sequencing technologies.

        Jason Cong received his B.S. degree in computer science from Peking University in 1985, and his M.S. and Ph.D. degrees in computer science from the University of Illinois at Urbana- Champaign in 1987 and 1990, respectively. Currently, he is a Chancellors Professor at the Computer Science Department, with a joint appointment from the Electrical Engineering Department, at the University of California, Los Angeles. He is the director of the Center for DomainSpecific Computing (CDSC), co-director of the UCLA/Peking University Joint Research Institute in Science and Engineering, and director of the VLSI Architecture, Synthesis, and Technology (VAST) Laboratory. He also served as the chair the UCLA Computer Science Department from 2005-2008. Dr. Cong's research interests include synthesis of VLSI circuits and systems, programmable systems, novel computer architectures, nano-systems, and highly scalable algorithms. He has over 400 publications in these areas, including 10 best paper awards, two 10-Year Most Influential Paper Awards (from ICCAD'14 and ASPDAC'15), and the 2011 ACM/IEEE A. Richard Newton Technical Impact Award in Electric Design Automation. He was elected to an IEEE Fellow in 2000 and ACM Fellow in 2008. He is the recipient of the 2010 IEEE Circuits and System (CAS) Society Technical Achievement Award for seminal contributions to electronic design automation, especially in FPGA synthesis, VLSI interconnect optimization, and physical design automation.
        Michael Gill received a B.S. degree in computer science from California Polytechnic University, Pomona, and an M.S. and a Ph.D. in computer science from the University of California, Los Angeles. His research is primarily focused on high-performance architectures, and the interaction between these architectures and compilers, run time systems, and operating systems.
        Glenn Reinman received his B.S. in computer science and engineering from the Massachusetts Institute of Technology in 1996. He earned his M.S. and Ph.D in computer science from the University of California, San Diego, in 1999 and 2001, respectively. He is currently a professor in the Computer Science Department at the University of California, Los Angeles
        Bingjun Xiao received a B.S. degree in microelectronics from Peking University, Beijing, China, in 2010. He received an M.S. degree and a Ph.D. degree in electrical engineering from UCLA in 2012 and 2015, respectively. His research interests include machine learning, cluster computing, and data flow optimization

        Sommaire:
        Acknowledgments.- Introduction.- Road Map.- Customization of Cores.- Loosely Coupled Compute Engines.- On-Chip Memory Customization.- Interconnect Customization.- Concluding Remarks.- Bibliography.- Authors' Biographies .

        Détails de conformité du produit

        Consulter les détails de conformité de ce produit (

        Personne responsable dans l'UE

        )
        Le choixNeuf et occasion
        Minimum5% remboursés
        La sécuritéSatisfait ou remboursé
        Le service clientsÀ votre écoute
        LinkedinFacebookTwitterInstagramYoutubePinterestTiktok
        visavisa
        mastercardmastercard
        klarnaklarna
        paypalpaypal
        floafloa
        americanexpressamericanexpress
        Rakuten Logo
        • Rakuten Kobo
        • Rakuten TV
        • Rakuten Viber
        • Rakuten Viki
        • Plus de services
        • À propos de Rakuten
        Rakuten.com