44,99 €
Occasion · Très Bon État
Ou 11,25 € /mois
- Livraison : 0,00 €
- Livré entre le 7 et le 15 mai
- Payez directement sur Rakuten (CB, PayPal, 4xCB...)
- Récupérez le produit directement chez le vendeur
- Rakuten vous rembourse en cas de problème
Gratuit et sans engagement
Félicitations !
Nous sommes heureux de vous compter parmi nos membres du Club Rakuten !
TROUVER UN MAGASIN
Retour
Avis sur Logic Synthesis Using Synopsys Tm de Pran Kurup - Livre
0 avis sur Logic Synthesis Using Synopsys Tm de Pran Kurup - Livre
Les avis publiés font l'objet d'un contrôle automatisé de Rakuten.
Présentation Logic Synthesis Using Synopsys Tm de Pran Kurup
- Livre
Résumé :
Logic synthesis has become a fundamental component of the ASIC design flow, and <em>Logic Synthesis Using Synopsys</em>? has been written for all those who dislike reading manuals but who still like to learn logic synthesis as practised in the real world. The primary focus of the book is <em>Synopsys Design Compiler?:</em> the leading synthesis tool in the EDA marketplace. The book is specially organized to assist designers accustomed to schematic capture based design to develop the required expertise to effectively use the Compiler. Over 100 `classic scenarios' faced by designers using the Design Compiler have been captured and discussed, and solutions provided. The scenarios are based both on personal experiences and actual user queries. A general understanding of the problem-solving techniques provided will help the reader debug similar and more complicated problems. Furthermore, several examples and dc<sub>-</sub>shell scripts are provided. Specifically, <em>Logic Synthesis Using Synopsys</em>? will help the reader develop a better understanding of the synthesis design flow, optimization strategies using the Design Compiler, test insertion using the Test Compiler?, commonly used interface formats such as EDIF and SDF, and design re-use in a synthesis-based design methodology. Examples have been provided in both VHDL and Verilog. <em>Audience:</em> Written with CAD engineers in mind to enable them to formulate an effective synthesis-based ASIC design methodology. Will also assist design teams to better incorporate and effectively integrate synthesis with their existing in-house design methodology and CAD tools.
Sommaire:
Foreword. Preface. 1. High-Level Design Methodology Overview. 2. Coding in HDL for Synthesis. 3. Pre and Post Synthesis Simulation. 4. Constraining and Optimizing Designs - I. 5. Constraining and Optimizing Designs - II. 6. Design for Testability. 7. Interfacing between CAD Tools. 8. Design Re-Use Using DesignWare. Appendix A. 1. Sample dc-shell scripts. 2. Using Synopsys On-Line Documentation - iview. 3. Synopsys Technology Library. 4. Sample Synopsys Technology Library RAM Model. References. Index.
Détails de conformité du produit
Personne responsable dans l'UE