Low-Power Deep Sub-Micron CMOS Logic - Meer, P. van der
- Format: Broché Voir le descriptif
Vous en avez un à vendre ?
Vendez-le-vôtre70,91 €
Produit Neuf
Ou 17,73 € /mois
- Livraison à 0,01 €
- Livré entre le 4 et le 11 mai
Brand new, In English, Fast shipping from London, UK; Tout neuf, en anglais, expédition rapide depuis Londres, Royaume-Uni;ria9781475710571_dbm
Nos autres offres
-
83,33 €
Produit Neuf
Ou 20,83 € /mois
- Livraison : 25,00 €
- Livré entre le 18 et le 23 mai
- Payez directement sur Rakuten (CB, PayPal, 4xCB...)
- Récupérez le produit directement chez le vendeur
- Rakuten vous rembourse en cas de problème
Gratuit et sans engagement
Félicitations !
Nous sommes heureux de vous compter parmi nos membres du Club Rakuten !
TROUVER UN MAGASIN
Retour
Avis sur Low - Power Deep Sub - Micron Cmos Logic Format Broché - Livre Technologie
0 avis sur Low - Power Deep Sub - Micron Cmos Logic Format Broché - Livre Technologie
Les avis publiés font l'objet d'un contrôle automatisé de Rakuten.
-
Art Of Modern Rock
2 avis
Occasion dès 50,00 €
-
Diego Rivera. The Complete Murals
Neuf dès 97,04 €
Occasion dès 65,00 €
-
Mobilier Art Deco
Occasion dès 40,00 €
-
Francois Catroux
Occasion dès 71,38 €
-
Arda Reconstructed
Neuf dès 67,42 €
-
Martin Chambi: 1920-1950 (Spanish Edition)
Occasion dès 87,72 €
-
Le Medecin Des Pauvres: 2000 Remèdes Et Savoirs De La Médecine Populaire (Édition Illustrée)
Occasion dès 65,89 €
-
Bernard Frize: Longues Lignes (Souvent Fermees)
Occasion dès 63,99 €
-
Bmw R1200 Twins (04 - 09) Haynes Repair Manual
Neuf dès 45,11 €
Occasion dès 80,99 €
-
Fleet Tactics And Naval Operations, Third Edition
Neuf dès 39,33 €
-
Lewis Carroll's Photography And Modern Childhood
Neuf dès 83,15 €
Occasion dès 39,71 €
-
Shakespeare Comes To Broadmoor
Neuf dès 40,41 €
-
Complete Ielts Bands 6.5-7.5 Workbook Without Answers With Audio Cd
Neuf dès 38,71 €
-
Phenomenology Of Spirit
Neuf dès 48,69 €
Occasion dès 37,32 €
-
Pomellato
Occasion dès 80,00 €
-
La Sante Interdite
Occasion dès 71,00 €
-
Warehouse Management
Neuf dès 66,26 €
-
Storm Chasing Handbook, 2nd. Ed.
Neuf dès 64,46 €
-
Dosso Dossi: Court Painter In Renaissance Ferrara
Occasion dès 55,00 €
-
On Greek Religion
Neuf dès 46,50 €
Occasion dès 80,99 €
Produits similaires
Présentation Low - Power Deep Sub - Micron Cmos Logic Format Broché
- Livre Technologie
Résumé :
1. 1 Power-dissipation trends in CMOS circuits Shrinking device geometry, growing chip area and increased data-processing speed performance are technological trends in the integrated circuit industry to enlarge chip functionality. Already in 1965 Gordon Moore predicted that the total number of devices on a chip would double every year until the 1970s and every 24 months in the 1980s. This prediction is widely known as Moore's Law and eventually culminated in the Semiconductor Industry Association (SIA) technology road map [1]. The SIA road map has been a guide for the in? dustry leading them to continued wafer and die size growth, increased transistor density and operating frequencies, and defect density reduction. To mention a few numbers; the die size increased 7% per year, the smallest feature sizes decreased 30% and the operating frequencies doubled every two years. As a consequence of these trends both the number of transistors and the power dissi? pation per unit area increase.In the near future the maximum power dissipation per unit area will be reached. Down-scaling of the supply voltage is not only the most effective way to reduce power dissipation in general it also is a necessary precondition to ensure device reliability by reducing electrical fields and device temperature, to prevent device degradation. A draw-back of this solution is an increased signal propa? gation delay, which results in a lower data-processing speed performance.
Sommaire:
1. Introduction.- 1.1 Power-dissipation trends in CMOS circuits.- 1.2 Overview of present power-reduction solutions.- 1.3 Aim and scope of this book.- 1.4 Organization of the book.- 2. Power Versus Energy.- 2.1 Power considerations.- 2.2 Energy considerations.- 2.3 Conclusions.- 3. Power Dissipation in Digital CMOS Circuits.- 3.1 Thermodynamics of computation.- 3.2 Functional power dissipation.- 3.3 Parasitical power dissipation.- 3.4 Trends in power dissipation.- 3.5 Conclusions.- 4. Reduction of Functional Power Dissipation.- 4.1 Node transition-cycle activity factor.- 4.2 Clock frequency.- 4.3 Transition-cycle energy.- 4.4 Conclusions.- 5. Reduction of Parasitical Power Dissipation.- 5.1 Leakage power dissipation.- 5.2 Short-circuit power dissipation.- 5.3 Need for weak-inversion current reduction.- 5.4 Conclusions.- 6. Weak-Inversion Current Reduction.- 6.1 Classification.- 6.2 Conclusions.- 7. Effectiveness of Weak-Inversion Current Reduction.- 7.1 General effectiveness.- 7.2 Technique-specific effectiveness.- 7.3 Conclusions.- 8. Triple-S Circuit Designs.- 8.1 Process flow.- 8.2 Experimental circuits.- 8.3 Leakage, speed, area and functional power.- 8.4 Practical applications and limitations.- 8.5 Conclusions.- 9. Conclusions.- 10. Summary.- References.
Détails de conformité du produit
Personne responsable dans l'UE