Personnaliser

OK

Yield-Aware Analog IC Design and Optimization in Nanometer-scale Technologies - Canelas, António Manuel Lourenço

Note : 0

0 avis
  • Soyez le premier à donner un avis

Vous en avez un à vendre ?

Vendez-le-vôtre
Aucun vendeur ne propose ce produit

Soyez informé(e) par e-mail dès l'arrivée de cet article

Créer une alerte prix
Publicité
 
Vous avez choisi le retrait chez le vendeur à
  • Payez directement sur Rakuten (CB, PayPal, 4xCB...)
  • Récupérez le produit directement chez le vendeur
  • Rakuten vous rembourse en cas de problème

Gratuit et sans engagement

Félicitations !

Nous sommes heureux de vous compter parmi nos membres du Club Rakuten !

En savoir plus

Retour

Horaires

      Note :


      Avis sur Yield - Aware Analog Ic Design And Optimization In Nanometer - Scale Technologies de Canelas, António Manuel Lourenço ... - Livre Littérature Générale

      Note : 0 0 avis sur Yield - Aware Analog Ic Design And Optimization In Nanometer - Scale Technologies de Canelas, António Manuel Lourenço ... - Livre Littérature Générale

      Les avis publiés font l'objet d'un contrôle automatisé de Rakuten.


      Présentation Yield - Aware Analog Ic Design And Optimization In Nanometer - Scale Technologies de Canelas, António Manuel Lourenço ...

       - Livre Littérature Générale

      Livre Littérature Générale - Canelas, António Manuel Lourenço - 29/02/2020 - Relié - Langue : Anglais

      . .

    • Auteur(s) : Canelas, António Manuel Lourenço - Horta, Nuno Cavaco Gomes - Guilherme, Jorge Manuel Correia
    • Editeur : Springer International Publishing
    • Langue : Anglais
    • Parution : 29/02/2020
    • Format : Moyen, de 350g à 1kg
    • Nombre de pages : 264
    • Expédition : 565
    • Dimensions : 24.1 x 16.0 x 2.0
    • ISBN : 303041535X



    • Résumé :
      This book presents a new methodology with reduced time impact to address the problem of analog integrated circuit (IC) yield estimation by means of Monte Carlo (MC) analysis, inside an optimization loop of a population-based algorithm. The low time impact on the overall optimization processes enables IC designers to perform yield optimization with the most accurate yield estimation method, MC simulations using foundry statistical device models considering local and global variations. The methodology described by the authors delivers on average a reduction of 89% in the total number of MC simulations, when compared to the exhaustive MC analysis over the full population. In addition to describing a newly developed yield estimation technique, the authors also provide detailed background on automatic analog IC sizing and optimization....

      Biographie:
      Ant?nio Canelas received the B.Sc., M.Sc. and PhD degrees in electrical engineering from Instituto Superior T?cnico (IST), University of Lisbon, Portugal, in 2010, 2012 and 2019, respectively. In 2011, he had a research position at the Instituto de Telecomunica??es, working on time series analysis and pattern discovery. He is now a post-doctoral researcher at the same institution, working in the area of analog and mixed-signal IC design automation and evolutionary computation techniques. Jorge Guilherme has a PhD (2003), a MSc (1994) and an Electrical and Computer Engineer (1989) degree from Instituto Superior T?cnico, University of Lisbon, Portugal, in the area of microelectronics. Has worked in the microelectronics area since 1990 and has published more than 60 papers in the field. He is a professor at the Instituto Politecnico Tomar since 1996. He is with the Instituto de Telecomunica??es since 2004, in the Integrated Circuits Group. Nuno Horta received the Licenciado, MSc, PhD and Habilitation degrees in Electrical and Computer Engineer from Instituto Superior T?cnico (IST), University of Lisbon, Portugal, in 1989, 1992, 1997 and 2014, respectively. In March 1998, he joined the IST Electrical and Computer Engineering Department where he is currently an Associate Professor with Habilitation. Since 1998, he is, also, with Instituto de Telecomunica??es, where he is the head of the Integrated Circuits Group. He has supervised more than 100 post-graduation works between MSc and PhD theses. He has authored or co-authored more than 150 publications as books, book chapters, international journals papers and conferences papers. He has also participated as researcher or coordinator in several National and European R&D projects. He was General Chair of AACD 2014, PRIME 2016 and SMACD 2016 and was member of the organizing and technical program committees of several other conferences, e.g., IEEE ISCAS, IEEE LASCAS, DATE, NGCAS, etc.He is Associated Editor of Integration, The VLSI Journal, from Elsevier, and usually acts as reviewer of several prestigious publications, e.g., IEEE TCAD, IEEE TEC, IEEE TCAS, ESWA, ASC, etc. His research interests are mainly in analog and mixed-signal IC design, analog IC design automation, soft computing and data science....

      Sommaire:
      1. Introduction

      2. Analog IC Sizing Background
      3. Yield Estimation Techniques Related Work
      4. Monte Carlo-Based Yield Estimation New Methodology
      5. AIDA-C Variation-Aware Circuit Synthesis Tool
      6. Tests & Results
      7. Conclusion and Future Work
      Index

      Le choixNeuf et occasion
      Minimum5% remboursés
      La sécuritéSatisfait ou remboursé
      Le service clientsÀ votre écoute
      LinkedinFacebookTwitterInstagramYoutubePinterestTiktok
      visavisa
      mastercardmastercard
      klarnaklarna
      paypalpaypal
      floafloa
      americanexpressamericanexpress
      Rakuten Logo
      • Rakuten Kobo
      • Rakuten TV
      • Rakuten Viber
      • Rakuten Viki
      • Plus de services
      • À propos de Rakuten
      Rakuten.com