Digital System Test and Testable Design - Navabi, Zainalabedin
- Format: Broché Voir le descriptif
Vous en avez un à vendre ?
Vendez-le-vôtre107,75 €
Produit Neuf
Ou 26,94 € /mois
- Livraison à 0,01 €
- Livré entre le 29 avril et le 6 mai
Brand new, In English, Fast shipping from London, UK; Tout neuf, en anglais, expédition rapide depuis Londres, Royaume-Uni;ria9781489979278_dbm
Nos autres offres
-
135,77 €
Produit Neuf
Ou 33,94 € /mois
- Livraison : 25,00 €
- Livré entre le 13 et le 18 mai
- Payez directement sur Rakuten (CB, PayPal, 4xCB...)
- Récupérez le produit directement chez le vendeur
- Rakuten vous rembourse en cas de problème
Gratuit et sans engagement
Félicitations !
Nous sommes heureux de vous compter parmi nos membres du Club Rakuten !
TROUVER UN MAGASIN
Retour
Avis sur Digital System Test And Testable Design de Navabi, Zainalabedin Format Broché - Livre Littérature Générale
0 avis sur Digital System Test And Testable Design de Navabi, Zainalabedin Format Broché - Livre Littérature Générale
Les avis publiés font l'objet d'un contrôle automatisé de Rakuten.
-
Yoshitomo Nara: Pinacoteca
Occasion dès 62,33 €
-
Pomellato
Occasion dès 80,00 €
-
Illuminations-2cd-Prix Conseille 24.20 E/Ttc
Occasion dès 160,00 €
-
Storm Chasing Handbook, 2nd. Ed.
Neuf dès 64,46 €
-
Professional Goldsmithing : A Contemporary Guide To Traditional Jewelry Techniques
Occasion dès 110,38 €
-
David Yarrow
Neuf dès 123,00 €
-
Financial Markets And Institutions, Global Edition
Neuf dès 117,78 €
-
Los Detectives Salvajes (Coleccion Compactos)
Occasion dès 87,99 €
-
Kham, Vol. 1: The Tar Part Of Kham, Tibet Autonomous Region (The Cultural Monuments Of Tibet's Outer Provinces)
Occasion dès 118,00 €
-
Evolution And The Theory Of Games
Occasion dès 83,99 €
-
L'art Russe Allenov Citadelle
Occasion dès 129,99 €
-
Guide Des Voiliers D'occasions De 12 À 17 Mètres
Occasion dès 59,89 €
-
Nightmare Usa
1 avis
Neuf dès 69,80 €
Occasion dès 130,99 €
-
An Introduction To German Law And Legal Culture
Neuf dès 60,35 €
-
Bazi Hour Pillar Useful Gods -- Metal
Neuf dès 60,62 €
-
La Religion Des Anciens Scandinaves: Yggdrasill (Bibliothe?Que Historique) (French Edition)
Occasion dès 67,92 €
-
Harmony Hammond: Material Witness
Occasion dès 149,99 €
-
Giorgio Morandi: Gemalde, Aquarelle, Zeichnungen, Radierungen (German Edition)
Occasion dès 144,99 €
-
Studio 54: The Legend
Occasion dès 80,99 €
-
The Princeton Companion To Applied Mathematics
Neuf dès 128,31 €
Occasion dès 139,99 €
Produits similaires
Présentation Digital System Test And Testable Design de Navabi, Zainalabedin Format Broché
- Livre Littérature Générale
Résumé :
This book is about digital system testing and testable design. The concepts of testing and testability are treated together with digital design practices and methodologies. The book uses Verilog models and testbenches for implementing and explaining fault simulation and test generation algorithms. Extensive use of Verilog and Verilog PLI for test applications is what distinguishes this book from other test and testability books. Verilog eliminates ambiguities in test algorithms and BIST and DFT hardware architectures, and it clearly describes the architecture of the testability hardware and its test sessions. Describing many of the on-chip decompression algorithms in Verilog helps to evaluate these algorithms in terms of hardware overhead and timing, and thus feasibility of using them for System-on-Chip designs. Extensive use of testbenches and testbench development techniques is another unique feature of this book. Using PLI in developing testbenches and virtual testers provides a powerful programming tool, interfaced with hardware described in Verilog. This mixed hardware/software environment facilitates description of complex test programs and test strategies.
Biographie:
About the Author Dr. Zainalabedin Navabi is a professor of electrical and computer engineering at Worcester Polytechnic Institute. Dr. Navabi is the author of several textbooks and computer based trainings on VHDL, Verilog and related tools and environments. Dr. Navabi's involvement with hardware description languages begins in 1976, when he started the development of a register-transfer level simulator for one of the very first HDLs. In 1981 he completed the development of a synthesis tool that generated MOS layout from an RTL description. Since 1981, Dr. Navabi has been involved in the design, definition and implementation of Hardware Description Languages. He has written numerous papers on the application of HDLs in simulation, synthesis and test of digital systems. He started one of the first full HDL courses at Northeastern University in 1990. Since then he has conducted many short courses and tutorials on this subject in the United States and abroad. In addition to being a professor, he is also a consultant to CAE companies. Dr. Navabi received his M.S. and Ph.D. from the University of Arizona in 1978 and 1891, and his B.S. from the University of Texas at Austin in 1975. He is a senior member of IEEE, a member of IEEE Computer Society, member of ASEE, and ACM....
Sommaire:
Describes test methods in Verilog and PLI, which makes the methods more understandable and the gates possible to simulate Simulation of gate models allows fault simulation and test generation, while Verilog testbenches inject faults, evaluate fault coverage and apply new test patterns Describes DFT, compression, decompression, and BIST techniques in Verilog, which makes the hardware of the architectures easier to understand and allows simulation and evaluation of the testability methods...
Détails de conformité du produit
Personne responsable dans l'UE