Computer-Aided Design Techniques for Low Power Sequential Logic Circuits - Devadas, Srinivas
- Format: Broché Voir le descriptif
Vous en avez un à vendre ?
Vendez-le-vôtre192,12 €
Produit Neuf
Ou 48,03 € /mois
- Livraison à 0,01 €
- Livré entre le 12 et le 20 mai
Brand new, In English, Fast shipping from London, UK; Tout neuf, en anglais, expédition rapide depuis Londres, Royaume-Uni;ria9781461379010_dbm
- Payez directement sur Rakuten (CB, PayPal, 4xCB...)
- Récupérez le produit directement chez le vendeur
- Rakuten vous rembourse en cas de problème
Gratuit et sans engagement
Félicitations !
Nous sommes heureux de vous compter parmi nos membres du Club Rakuten !
TROUVER UN MAGASIN
Retour
Avis sur Computer - Aided Design Techniques For Low Power Sequential Logic Circuits Format Broché - Livre Littérature Générale
0 avis sur Computer - Aided Design Techniques For Low Power Sequential Logic Circuits Format Broché - Livre Littérature Générale
Les avis publiés font l'objet d'un contrôle automatisé de Rakuten.
-
Le Corbusier, 1910-65
Occasion dès 154,99 €
-
Echo
Occasion dès 228,63 €
-
How Children Develop
Neuf dès 113,12 €
-
The Philip K. Dick Collection
Neuf dès 109,00 €
-
Ar Vag 1 - T1 - Voiles Au Travail En Bretagne Atlantique
Occasion dès 150,00 €
-
Jouef : Les Petits Trains De Notre Enfance
1 avis
Occasion dès 115,00 €
-
Erazer Beast 16 X1 Ultimate (Md 62732) Intel Core Ultra 9 275hx Ordinateur Portable 16" Quad Hd+ 32 Go Ddr5-Sdram 2 To Ssd Nvidia Geforce Rtx 5090 Wi-Fi 6e (802.11ax) Windows 11 Home Noir
Neuf dès 163,99 €
-
Encyclopedie Musicale Michael Jackson
6 avis
Occasion dès 115,00 €
-
Animal Eyes
Neuf dès 101,75 €
Occasion dès 114,87 €
-
Japanese Studio Crafts: Tradition And The Avant-Garde
Occasion dès 171,99 €
-
James Ensor
Occasion dès 100,66 €
-
Conversations With Wilder
Occasion dès 105,00 €
-
New Trends In Algebraic Geometry
Neuf dès 109,20 €
-
Frobenius Splitting Methods In Geometry And Representation Theory
Occasion dès 103,14 €
-
Computer Aided Writing
Neuf dès 234,99 €
Occasion dès 192,70 €
-
Martin Parr
1 avis
Occasion dès 166,99 €
-
Logic Minimization Algorithms For Vlsi Synthesis
Neuf dès 220,64 €
-
Art Of Ratatouille
2 avis
Occasion dès 142,99 €
-
Stone Age - Ancient Castles Of Europe
1 avis
Occasion dès 102,40 €
-
Enseignement Oral De Platon: Une Nouvelle Interprétation Du Platonisme (French Edition)
1 avis
Occasion dès 149,99 €
Produits similaires
Présentation Computer - Aided Design Techniques For Low Power Sequential Logic Circuits Format Broché
- Livre Littérature Générale
Résumé :
Rapid increases in chip complexity, increasingly faster clocks, and the proliferation of portable devices have combined to make power dissipation an important design parameter. The power consumption of a digital system determines its heat dissipation as well as battery life. For some systems, power has become the most critical design constraint. Computer-Aided Design Techniques for Low Power Sequential Logic Circuits presents a methodology for low power design. The authors first present a survey of techniques for estimating the average power dissipation of a logic circuit. At the logic level, power dissipation is directly related to average switching activity. A symbolic simulation method that accurately computes the average switching activity in logic circuits is then described. This method is extended to handle sequential logic circuits by modeling correlation in time and by calculating the probabilities of present state lines. Computer-Aided Design Techniques for Low Power Sequential Logic Circuits then presents a survey of methods to optimize logic circuits for low power dissipation which target reduced switching activity. A method to retime a sequential logic circuit where registers are repositioned such that the overall glitching in the circuit is minimized is also described. The authors then detail a powerful optimization method that is based on selectively precomputing the output logic values of a circuit one clock cycle before they are required, and using the precomputed value to reduce internal switching activity in the succeeding clock cycle. Presented next is a survey of methods that reduce switching activity in circuits described at the register-transfer and behavioral levels. Also described is a scheduling algorithm that reduces power dissipation by maximising the inactivity period of the modules in a given circuit. Computer-Aided Design Techniques for Low Power Sequential Logic Circuits concludes with a summary and directions for future research.
Sommaire:
1 Introduction.- 1.1 Power as a Design Constraint.- 1.2 Organization of this Book.- References.- 2 Power Estimation.- 2.1 Power Dissipation Model.- 2.2 Switching Activity Estimation.- 2.3 Summary.- References.- 3 A Power Estimation Method for Combinational Circuits.- 3.1 Symbolic Simulation.- 3.2 Transparent Latches.- 3.3 Modeling Inertial Delay.- 3.4 Power Estimation Results.- 3.5 Summary.- References.- 4 Power Estimation for Sequential Circuits.- 4.1 Pipelines.- 4.2 Finite State Machines: Exact Method.- 4.3 Finite State Machines: Approximate Method.- 4.4 Results on Sequential Power Estimation Techniques.- 4.5 Modeling Correlation of Input Sequences.- 4.6 Summary.- References.- 5 Optimization Techniques for Low Power Circuits.- 5.1 Power Optimization by Transistor Sizing.- 5.2 Combinational Logic Level Optimization.- 5.3 Sequential Optimization.- 5.4 Summary.- References.- 6 Retiming for Low Power.- 6.1 Review of Retiming.- 6.2 Retiming for Low Power.- 6.3 Experimental Results.- 6.4 Conclusions.- References.- 7 Precomputation.- 7.1 Subset Input Disabling Precomputation.- 7.2 Complete Input Disabling Precomputation.- 7.3 Combinational Precomputation.- 7.4 Multiplexor-Based Precomputation.- 7.5 Conclusions.- References.- 8 High-Level Power Estimation and Optimization.- 8.1 Register Transfer Level Power Estimation.- 8.2 Behavioral Level Synthesis for Low Power.- 8.3 Conclusions.- References.- 9 Conclusion.- 9.1 Power Estimation at the Logic Level.- 9.2 Optimization Techniques at the Logic Level.- 9.3 Estimation and Optimization Techniques at the RT Level.- References.
Détails de conformité du produit
Personne responsable dans l'UE